# **Hybrid Electronics Laboratory**

Design and Simulation of Decoders, Encoders, Multiplexer and Demultiplexer

Aim: To study decoders, encoders, multiplexer and demultiplexer.

#### **Objectives:**

- 1. Implement and simulate decoder and encoder
- 2. Implement and Simulate multiplexer and demultiplexer

#### **Theory:**

#### Decoder

In digital electronics, a decoder can take the form of a multiple-input, multiple-output logic circuit that converts coded inputs into coded outputs, where the input and output codes are different e.g. n-to-2n, binary-coded decimal decoders. Decoding is necessary in applications such as data multiplexing, 7 segment display and memory address decoding.

The example decoder circuit would be an AND gate because the output of an AND gate is "High" (1) only when all its inputs are "High." Such output is called as "active High output". If instead of AND gate, the NAND gate is connected the output will be "Low" (0) only when all its inputs are "High". Such output is called as "active low output".

A slightly more complex decoder would be the n-to-2n type binary decoders. These types of decoders are combinational circuits that convert binary information from 'n' coded inputs to a maximum of 2n unique outputs. In case the 'n' bit coded information has unused bit combinations, the decoder may have less than 2n outputs. 2-to-4 decoder, 3-to-8 decoder or 4-to-16 decoder are other examples.

The input to a decoder is parallel binary number and it is used to detect the presence of a particular binary number at the input. The output indicates presence or absence of specific number at the decoder input. Let us suppose that a logic network has 2 inputs A and B. They will give rise to 4 states A, A', B, B'. The truth table for this decoder is shown below:

| S0  | E                      | 00                                                                                                                         | 01                                                                                                               | O2                                                                                                                                                    | O3                                                                                                                                                                                                                                                                                         |
|-----|------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ×   | 0                      | 0                                                                                                                          | 0                                                                                                                | 0                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                          |
| 0   | 1                      | 1                                                                                                                          | 0                                                                                                                | 0                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                          |
| 1   | 1                      | 0                                                                                                                          | 1                                                                                                                | 0                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                          |
| 0   | 1                      | 0                                                                                                                          | 0                                                                                                                | 1                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                          |
| 1 1 |                        | 0                                                                                                                          | 0                                                                                                                | 0                                                                                                                                                     | 1                                                                                                                                                                                                                                                                                          |
|     | S0<br>×<br>0<br>1<br>0 | S0         E           ×         0           0         1           1         1           0         1           1         1 | So     E     Oo $\times$ 0     0       0     1     1       1     1     0       0     1     0       1     1     0 | S0     E     O0     O1 $\times$ 0     0     0       0     1     1     0       1     1     0     1       0     1     0     0       1     1     0     0 | S0       E       O0       O1       O2 $\times$ 0       0       0       0         0       1       1       0       0         1       1       0       1       0         0       1       0       0       1         1       1       0       0       1         1       1       0       0       0 |

 Table 1: Truth Table of 2:4 decoder



Fig 1: Logic Diagram of 2:4 decoder



Fig 2: Representation of 2:4 decoder

For any input combination only one of the outputs is low and all others are high. The low value at the output represents the state of the input.

#### **Decoder expansion**

Combine two or more small decoders with enable inputs to form a larger decoder e.g. 3-to-8-line decoder constructed from two 2-to-4-line decoders.

Decoder with enable input can function as demultiplexer.

#### 3:8 decoder

It uses all AND gates, and therefore, the outputs are active- high. For active- low outputs, NAND gates are used. It has 3 input lines and 8 output lines. It is also called as binary to octal decoder it takes a 3-bit binary input code and activates one of the 8(octal) outputs corresponding to that code. The truth table is as follows:

| X2 | X1 | X0 | <b>Z</b> 7 | Z6 | Z5 | <b>Z</b> 4 | Z3 | Z2 | Z1 | Zo |
|----|----|----|------------|----|----|------------|----|----|----|----|
| 0  | 0  | 0  | 0          | 0  | 0  | 0          | 0  | 0  | 0  | 1  |
| 0  | 0  | 1  | 0          | 0  | 0  | 0          | 0  | 0  | 1  | 0  |
| 0  | 1  | 0  | 0          | 0  | 0  | 0          | 0  | 1  | 0  | 0  |
| 0  | 1  | 1  | 0          | 0  | 0  | 0          | 1  | 0  | 0  | 0  |
| 1  | 0  | 0  | 0          | 0  | 0  | 1          | 0  | 0  | 0  | 0  |
| 1  | 0  | 1  | 0          | 0  | 1  | 0          | 0  | 0  | 0  | 0  |
| 1  | 1  | 0  | 0          | 1  | 0  | 0          | 0  | 0  | 0  | 0  |
| 1  | 1  | 1  | 1          | 0  | 0  | 0          | 0  | 0  | 0  | 0  |

Table 2: Truth Table of 3:8 decoder



Fig 3: Logic Diagram of 3:8 decoder

#### Encoder

An encoder is a device, circuit, transducer, software program, algorithm or person that converts information from one format or code to another. The purpose of encoder is standardization, speed, secrecy, security, or saving space by shrinking size. Encoders are combinational logic circuits and they are exactly opposite of decoders. They accept one or more inputs and generate a multi bit output code.

Encoders perform exactly reverse operation than decoder. An encoder has M input and N output lines. Out of M input lines only one is activated at a time and produces equivalent code on output N lines. If a device output code has fewer bits than the input code has, the device is usually called an encoder.

#### Octal to binary encoder

Octal-to-Binary take 8 inputs and provides 3 outputs, thus doing the opposite of what the 3-to-8 decoder does. At any one time, only one input line has a value of 1. The figure below shows the truth table of an Octal-to-binary encoder.

| <b>I</b> 0 | 11 | I2 | I3 | I4 | 15 | <b>I6</b> | I7 | Y2 | Yı | Yo |
|------------|----|----|----|----|----|-----------|----|----|----|----|
| 1          | 0  | 0  | 0  | 0  | 0  | 0         | 0  | 0  | 0  | 0  |
| 0          | 1  | 0  | 0  | 0  | 0  | 0         | 0  | 0  | 0  | 1  |
| 0          | 0  | 1  | 0  | 0  | 0  | 0         | 0  | 0  | 1  | 0  |
| 0          | 0  | 0  | 1  | 0  | 0  | 0         | 0  | 0  | 1  | 1  |
| 0          | 0  | 0  | 0  | 1  | 0  | 0         | 0  | 1  | 0  | 0  |
| 0          | 0  | 0  | 0  | 0  | 1  | 0         | 0  | 1  | 0  | 1  |
| 0          | 0  | 0  | 0  | 0  | 0  | 1         | 0  | 1  | 1  | 0  |
| 0          | 0  | 0  | 0  | 0  | 0  | 0         | 1  | 1  | 1  | 1  |

Table 3: Truth Table of octal to binary encoder

For an 8-to-3 binary encoder with inputs IO-I7 the logic expressions of the outputs Y0-Y2 are:

Y0 = I1 + I3 + I5 + I7

Y1 = I2 + I3 + I6 + I7

Y2 = I4 + I5 + I6 + I7



Fig 4: Logic Diagram of octal to binary encoder

#### **Priority encoder**

A priority encoder is a circuit or algorithm that compresses multiple binary inputs into a smaller number of outputs. The output of a priority encoder is the binary representation of the ordinal number starting from zero of the most significant input bit. They are often used to control interrupt requests by acting on the highest priority request. It includes priority function. If 2 or more inputs are equal to 1 at the same time, the input having the highest priority will take precedence. Internal hardware will check this condition and priority is set.

|    | Inp | outs | 0  | utput | ts |   |
|----|-----|------|----|-------|----|---|
| D0 | D1  | D2   | D3 | Y1    | Yo | V |
| 0  | 0   | 0    | 0  | ×     | ×  | 0 |
| 1  | 0   | 0    | 0  | 0     | 0  | 1 |
| ×  | 1   | 0    | 0  | 0     | 1  | 1 |
| ×  | ×   | 1    | 0  | 1     | 0  | 1 |
| ×  | ××  |      | 1  | 1     | 1  | 1 |
|    |     |      |    |       |    |   |

Table 4: Truth Table of 4 bit priority encoder



Fig 5: Logic Diagram of 4 bit priority encoder

IC 74148 is an 8-input priority encoder. 74147 is 10:4 priority encoder

#### Multiplexer

In electronics, a multiplexer or mux is a device that selects one of several analog or digital input signals and forwards the selected input into a single line. A multiplexer of 2n inputs has n select lines, which are used to select which input line to send to the output. An electronic multiplexer can be considered as a multiple-input, single-output switch i.e. digitally controlled multi-position switch. The digital code applied at the select inputs determines which data inputs will be switched to output.

A common example of multiplexing or sharing occurs when several peripheral devices share a single transmission line or bus to communicate with computer. Each device in succession is allocated a brief time to send and receive data. At any given time, one and only one device is using the line. This is an example of time multiplexing since each device is given a specific time interval to use the line. In frequency multiplexing, several devices share a common line by transmitting at different frequencies.

| <b>S</b> 2 | S1 | S0 | Y  |
|------------|----|----|----|
| 0          | 0  | 0  | D0 |
| 0          | 0  | 1  | D1 |
| 0          | 1  | 0  | D2 |
| 0          | 1  | 1  | D3 |
| 1          | 0  | 0  | D4 |
| 1          | 0  | 1  | D5 |
| 1          | 1  | 0  | D6 |
| 1          | 1  | 1  | D7 |

Table 5: Truth Table of 8:1 MUX



Fig 6: Logic Diagram of 8:1 MUX

#### Demultiplexer

A demultiplexer (or demux) is a device taking a single input signal and selecting one of many data-output-lines, which is connected to the single input. A multiplexer is often used with a complementary demultiplexer on the receiving end. A demultiplexer is a single-input, multiple-output switch. Demultiplexers take one data input and a number of selection inputs, and they have several outputs. They forward the data input to one of the outputs depending on the values of the selection inputs.

Demultiplexers are sometimes convenient for designing general purpose logic, because if the demultiplexer's input is always true, the demultiplexer acts as a decoder. This means that any function of the selection bits can be constructed by logically OR-ing the correct set of outputs. Demultiplexer is called as a 'distributro', since it transmits the same data to different destinations.

| S2 | S1 | <b>S</b> 0 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|----|----|------------|----|----|----|----|----|----|----|----|
| 0  | 0  | 0          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |
| 0  | 0  | 1          | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 0  | 1  | 0          | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 0  | 1  | 1          | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1  | 0  | 0          | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 1  | 0  | 1          | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 1  | 1  | 0          | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1  | 1  | 1          | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Table 6: Truth Table of 1:8 DEMUX



Fig 7: Logic Diagram of 1:8 DEMUX

### **Procedure:**

1. Select appropriate combinational logic circuit from the tab menu.

- 2. Select run button in the top to execute the operation.
- 3. Observe the output on the output LEDs and observe digital waveforms on digital display.

4. Repeat the procedure and observe the corresponding outputs of encoder, decoder, multiplexer and demultiplexer.

### **Screen Shots:**









# **Results:**

Combinational logic circuits decoder, encoder are designed and simulated using logic gates.

## Assignment:

1. Design 4:1, 16:1 multiplexer and 1:4, 1:16 demultiplexer.